欧美性猛交XXXX免费看蜜桃,成人网18免费韩国,亚洲国产成人精品区综合,欧美日韩一区二区三区高清不卡,亚洲综合一区二区精品久久

打開(kāi)APP
userphoto
未登錄

開(kāi)通VIP,暢享免費電子書(shū)等14項超值服

開(kāi)通VIP
nflashctrl NAND Flash Memory Controller


from CAST, Inc.










Features

  • Supports up to eight memory units:
    • Up to eight chip-select and write-protection signals
    • Different memory for each channel
  • Adapts to a variety of system and memory types:
    • Three/Four address cycles
    • Eight/Sixteen IO memory support
    • Error correction code (ECC) calculation turn on/off
    • Address mode
    • Ready/Busy edge detection
    • Protected area
    • Interrupt request turn on/off
    • Read/Write pulse time
  • Offers configurable timing details
  • Has power-save mode for low-power applications
  • Provides area erase/write protection
  • Utilizes 256 bytes of block ECC calculation
  • Gives OK and ERROR responses
  • Employs an AMBA? advanced high-performance bus (AHB) slave interface
    • 32-bit or 16-bit data bus
    • Burst transaction support

Block Diagram

Figure 1 shows the block diagram for the nflashctrl NAND Flash Memory Controller

Description

The NFlashCtrl megafunction implements a flexible controller for NAND flash memory.

The full-featured megafunction manages the read/write interactions between a master host system and up to eight NAND Flash memory units. It uses the standard AMBA AHB for easy integration with these systems (other standard interfaces are also available).

Configurable features and internal configuration registers make it easy to model timing and adapt the megafunction for efficient operation with a variety memory device types. An internal ECC calculator helps detect errors, and a power-save mode makes the NFlashCtrl megafunction suitable for low-power applications.

The megafunction has been rigorously verified and provides competitive speed and area results, for example, with a 0.18μ ASIC process it uses just 5,817 gates and runs at 333 MHz.

The NFlashCtrl megafunction is developed for reuse in ASICs and FPGAs. It is fully synchronous with positive-edge clocking, has no internal three-state buses, and uses a synchronous re-set, so scan insertion is straightforward. The included verification package features bus models for the AHB master and NAND flash devices to help designers verify the functioning and compliance of the megafunction.

Device Utilization Example

Table 1 lists the typical device utilization results for the megafunction.

Table 1. Typical Device Utilization for the Megafunction
Device Speed Grade Utilization Performance
(fMAX)
Parameter Setting
Logic Elements (1) EABs (2)
Cyclone? EP1C4 -6 1288 - 122 MHz Contact CAST
Stratix? EP1S10 -5 1194 - 127MHz Contact CAST
Stratix II EP2S15 -3 1265 -  179 MHz Contact CAST

Notes to Table 1:

  1. The logic element count for Stratix II devices is based on the number of adaptive look-up tables (ALUTs) used for the design as reported by the Quartus? II software.
  2. EABs = Embedded array blocks

Deliverables

  • Post-synthesis EDIF netlist
  • Assignment and configuration
  • Symbol file
  • Include file
  • Testbench
  • Vectors for testing the functionality of the megafunction including expected results
  • Documentation

Contact Information

For additional information, contact CAST, Inc. at:

CAST, Inc.
11 Stonewall Court
Woodcliff Lake, NJ 07677, USA
Phone: +1 (201) 391-8300
Fax: +1 (201) 201-8694
Email: info@cast-inc.com
URL: http://www.cast-inc.com

本站僅提供存儲服務(wù),所有內容均由用戶(hù)發(fā)布,如發(fā)現有害或侵權內容,請點(diǎn)擊舉報。
打開(kāi)APP,閱讀全文并永久保存 查看更多類(lèi)似文章
猜你喜歡
類(lèi)似文章
為什么我的Transceiver Reconfiguration Controller megafunction會(huì )生成 Verilog HDL告警信息?
【3D NAND】Controller Technologies for Managing 3D N...
SUNXI  Boot Process
bios調整不知道什么意思 bios中英文對照表!
電腦CMOS下各英文含義
16-Gbit MLC NAND flash a step up
更多類(lèi)似文章 >>
生活服務(wù)
分享 收藏 導長(cháng)圖 關(guān)注 下載文章
綁定賬號成功
后續可登錄賬號暢享VIP特權!
如果VIP功能使用有故障,
可點(diǎn)擊這里聯(lián)系客服!

聯(lián)系客服

欧美性猛交XXXX免费看蜜桃,成人网18免费韩国,亚洲国产成人精品区综合,欧美日韩一区二区三区高清不卡,亚洲综合一区二区精品久久